diff options
| author | Selene ToyKeeper | 2018-06-24 19:57:42 -0600 |
|---|---|---|
| committer | Selene ToyKeeper | 2018-06-24 19:57:42 -0600 |
| commit | 0870da1dcbb2b446851bfcf507d4535f9eded417 (patch) | |
| tree | 70a3da9676d951db105d0e04c07c8f5cfef1d2e3 /hwdef-Tripledown.h | |
| parent | Moved driver-specific details to separate header files. (diff) | |
| download | anduril-0870da1dcbb2b446851bfcf507d4535f9eded417.tar.gz anduril-0870da1dcbb2b446851bfcf507d4535f9eded417.tar.bz2 anduril-0870da1dcbb2b446851bfcf507d4535f9eded417.zip | |
Refactored driver/hardware definition code to be one file per driver type.
Diffstat (limited to 'hwdef-Tripledown.h')
| -rw-r--r-- | hwdef-Tripledown.h | 33 |
1 files changed, 33 insertions, 0 deletions
diff --git a/hwdef-Tripledown.h b/hwdef-Tripledown.h new file mode 100644 index 0000000..4676e69 --- /dev/null +++ b/hwdef-Tripledown.h @@ -0,0 +1,33 @@ +/* Tripledown driver layout + * ---- + * Reset -|1 8|- VCC + * OTC -|2 7|- Voltage ADC + * PWM (FET) -|3 6|- PWM (6x7135) + * GND -|4 5|- PWM (1x7135) + * ---- + */ + +#define STAR2_PIN PB0 // If this pin isn't used for ALT_PWM + +#define CAP_PIN PB3 // pin 2, OTC +#define CAP_CHANNEL 0x03 // MUX 03 corresponds with PB3 (Star 4) +#define CAP_DIDR ADC3D // Digital input disable bit corresponding with PB3 + +#define PWM_PIN PB1 // pin 6, 6x7135 PWM +#define PWM_LVL OCR0B // OCR0B is the output compare register for PB1 +#define ALT_PWM_PIN PB0 // pin 5, 1x7135 PWM +#define ALT_PWM_LVL OCR0A // OCR0A is the output compare register for PB0 +#define FET_PWM_PIN PB4 // pin 3 +#define FET_PWM_LVL OCR1B // output compare register for PB4 + +#define VOLTAGE_PIN PB2 // pin 7, voltage ADC +#define ADC_CHANNEL 0x01 // MUX 01 corresponds with PB2 +#define ADC_DIDR ADC1D // Digital input disable bit corresponding with PB2 +#define ADC_PRSCL 0x06 // clk/64 + +//#define TEMP_DIDR ADC4D +#define TEMP_CHANNEL 0b00001111 + +#define FAST 0xA3 // fast PWM both channels +#define PHASE 0xA1 // phase-correct PWM both channels + |
