aboutsummaryrefslogtreecommitdiff
path: root/hwdef-BLF_GT.h
diff options
context:
space:
mode:
authorSelene ToyKeeper2019-09-28 23:14:16 -0600
committerSelene ToyKeeper2019-09-28 23:14:16 -0600
commit0df827391ced9bb0b7114248c78b696de4676b25 (patch)
treed6e57c1ee063c0f7bd9186b80cc6a4fd889c2514 /hwdef-BLF_GT.h
parentun-hardcoded 255 as the highest PWM level, and used a "PWM_TOP" value instead (diff)
downloadanduril-0df827391ced9bb0b7114248c78b696de4676b25.tar.gz
anduril-0df827391ced9bb0b7114248c78b696de4676b25.tar.bz2
anduril-0df827391ced9bb0b7114248c78b696de4676b25.zip
remapped D1S V2 pins to match new driver
(and changed a bit about how ADC / DIDR definitions work, since this now uses DIDR1 instead of DIDR0)
Diffstat (limited to 'hwdef-BLF_GT.h')
-rw-r--r--hwdef-BLF_GT.h4
1 files changed, 3 insertions, 1 deletions
diff --git a/hwdef-BLF_GT.h b/hwdef-BLF_GT.h
index 01dbdbd..dd8d80a 100644
--- a/hwdef-BLF_GT.h
+++ b/hwdef-BLF_GT.h
@@ -34,7 +34,9 @@
#ifndef VOLTAGE_PIN
#define VOLTAGE_PIN PB2 // pin 7, voltage ADC
#define VOLTAGE_CHANNEL 0x01 // MUX 01 corresponds with PB2
-#define VOLTAGE_ADC_DIDR ADC1D // Digital input disable bit corresponding with PB2
+#define VOLTAGE_ADC ADC1D // Digital input disable bit corresponding with PB2
+// inherited from tk-attiny.h
+//#define VOLTAGE_ADC_DIDR DIDR0 // DIDR for ADC1
// 1.1V reference, left-adjust, ADC1/PB2
//#define ADMUX_VOLTAGE_DIVIDER ((1 << V_REF) | (1 << ADLAR) | VOLTAGE_CHANNEL)
// 1.1V reference, no left-adjust, ADC1/PB2